### **MOTOROLA SEMICONDUCTOR TECHNICAL DATA** # Designer's Data Sheet # **Power Field Effect Transistor** ### P-Channel Enhancement-Mode Silicon Gate This TMOS Power FET is designed for medium voltage, high speed power switching applications such as switching regulators, converters, solenoid and relay drivers. - Silicon Gate for Fast Switching Speeds Switching Times Specified at 100°C - Designer's Data I<sub>DSS</sub>, V<sub>DS(on)</sub>, V<sub>GS(th)</sub> and SOA Specified at Elevated Temperature - Rugged SOA is Power Dissipation Limited - Source-to-Drain Diode Characterized for Use With Inductive Loads # **MTP8P10** **TMOS POWER FET 8 AMPERES** $R_{DS(on)} = 0.4 \text{ OHM}$ 100 VOLTS #### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |-------------------------------------------------------------------------------|-------------------------------------|--------------|---------------| | Drain-Source Voltage | V <sub>DSS</sub> | 100 | Vdc | | Drain-Gate Voltage (RGS = 1 M $\Omega$ ) | VDGR | 100 | Vdc | | Gate-Source Voltage — Continuous<br>— Non-repetitive (t <sub>p</sub> ≤ 50 μs) | V <sub>GS</sub><br>V <sub>GSM</sub> | ± 20<br>± 40 | Vdc<br>Vpk | | Drain Current — Continuous<br>— Pulsed | I <sub>D</sub> | 8<br>25 | Adc | | Total Power Dissipation @ T <sub>C</sub> = 25°C Derate above 25°C | PD | 75<br>0.6 | Watts<br>W/°C | | Operating and Storage Temperature Range | T <sub>J</sub> , T <sub>sta</sub> | -65 to 150 | °C | #### THERMAL CHARACTERISTICS | HERMAL CHARACTERISTIC | 5 | | | | |------------------------------------------------------------|--------|------------------|------|------| | Thermal Resistance<br>Junction to Case | | RøJC | 1.67 | °C/W | | Junction to Ambient | TO-204 | R <sub>ØJA</sub> | 30 | | | | TO-220 | i F | 62.5 | | | Maximum Lead Temperature f<br>Purposes, 1/8" from case for | | TL | 260 | °C | TO-220AB #### ELECTRICAL CHARACTERISTICS (Tc = 25°C unless otherwise noted) | Characteristic | | Symbol | Min | Max | Unit | | |-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------|------------------------|--------------|----------|--| | OFF CHARACTERISTICS | | | | | | | | Drain-Source Breakdown Voltage<br>(VGS = 0, ID = 0.25 mA) | | V(BR)DSS | 100 | | Vdc | | | Zero Gate Voltage Drain Current (VDS = Rated VDSS, VGS = 0) (VDS = Rated VDSS, VGS = 0, TJ = 125°C) | | l <sub>DSS</sub> | <u> </u> | 10<br>100 | μAdc | | | Gate-Body Leakage Current, Forward (VGSF = 20 Vdc, VDS = 0) | | <sup>I</sup> GSSF | _ | 100 | nAdc | | | Gate-Body Leakage Current, Reverse (VGSR = 20 Vdc, VDS = 0) | | IGSSR | | 100 | nAdc | | | ON CHARACTERISTICS* | | | | | | | | Gate Threshold Voltage (VDS = VGS, ID = 1 mA) TJ = 100°C | | V <sub>GS(th)</sub> | 2<br>1.5 | 4.5<br>4 | Vdc | | | Static Drain-Source On-Resistance (VGS = 10 Vdc, ID = 4 Adc) | | R <sub>DS(on)</sub> | | 0.4 | Ohm | | | Drain-Source On-Voltage ( $V_{GS} = 10$ )<br>( $I_D = 8$ Adc)<br>( $I_D = 4$ Adc, $T_J = 100$ °C) | ) V} | V <sub>DS(on)</sub> | _ | 4.8<br>3 | Vdc | | | Forward Transconductance (V <sub>DS</sub> = | 15 V, I <sub>D</sub> = 4 A) | 9FS | 2 | | mhos | | | OYNAMIC CHARACTERISTICS | | | | | | | | Input Capacitance | $(V_{DS} = 25 \text{ V}, V_{GS} = 0,$ | Ciss | - | 1200 | pF | | | Output Capacitance | f = 1 MHz) See Figure 11 | Coss | - | 600 | | | | Reverse Transfer Capacitance | | C <sub>rss</sub> | _ | 180 | | | | WITCHING CHARACTERISTICS* (TJ | = 100°C) | | | | | | | Turn-On Delay Time | | td(on) | _ | 80 | ns | | | Rise Time | (V <sub>DD</sub> = 25 V, I <sub>D</sub> = 0.5 Rated I <sub>D</sub> | t <sub>r</sub> | _ | 150 | | | | Turn-Off Delay Time | R <sub>gen</sub> = 50 ohms)<br>See Figures 9, 13 and 14 | <sup>t</sup> d(off) | _ | 200 | | | | Fall Time | | t <sub>f</sub> ' | _ | 150 | | | | Total Gate Charge | | $\Omega_{\mathbf{g}}$ | 33 (Typ) | 50 | nC | | | Gate-Source Charge | $(V_{DS} = 0.8 \text{ Rated } V_{DSS},$<br>$I_{D} = \text{Rated } I_{D}, V_{GS} = 10 \text{ V})$ | $Q_{\mathbf{gs}}$ | 16 (Typ) | _ | | | | Gate-Drain Charge | ip = nated ip; vgs 10 ti | $o_{gd}$ | 17 (Typ) | _ | | | | OURCE DRAIN DIODE CHARACTERIS | STICS* | | | | | | | Forward On-Voltage | (IS = Rated ID | V <sub>SD</sub> | 3 (Typ) | 6 | Vdc | | | Forward Turn-On Time | V <sub>GS</sub> = 0) | ton | Limited | by stray ind | Juctance | | | Reverse Recovery Time | | t <sub>rr</sub> | 300 (Typ) | | ns | | | NTERNAL PACKAGE INDUCTANCE (1 | O-220) | | | | | | | Internal Drain Inductance<br>(Measured from the contact screw<br>(Measured from the drain lead 0.2 | | Ld | 3.5 (Typ)<br>4.5 (Typ) | _ | лН | | | Internal Source Inductance<br>(Measured from the source lead 0 | .25" from package to source bond pad.) | L <sub>S</sub> | 7.5 (Typ) | _ | | | <sup>\*</sup>Pulse Test: Pulse Width $\leq$ 300 $\mu$ s, Duty Cycle $\leq$ 2% #### TYPICAL ELECTRICAL CHARACTERISTICS Figure 1. On-Region Characteristics Figure 2. Gate-Threshold Voltage Variation With Temperature Figure 3. Transfer Characteristics Figure 4. Normalized Breakdown Voltage versus Temperature Figure 5. On-Resistance versus Drain Current Figure 6. On-Resistance Variation With Temperature #### SAFE OPERATING AREA INFORMATION Figure 7. Maximum Rated Forward Biased Safe Operating Area ## Figure 8. Maximum Rated Switching Safe Operating Area #### FORWARD BIASED SAFE OPERATING AREA The FBSOA curves define the maximum drain-to-source voltage and drain current that a device can safely handle when it is forward biased, or when it is on, or being turned on. Because these curves include the limitations of simultaneous high voltage and high current, up to the rating of the device, they are especially useful to designers of linear systems. The curves are based on a case temperature of 25°C and a maximum junction temperature of 150°C. Limitations for repetitive pulses at various case temperatures can be determined by using the thermal response curves. Motorola Application Note, AN569, "Transient Thermal Resistance-General Data and Its Use" provides detailed instructions. #### **SWITCHING SAFE OPERATING AREA** The switching safe operating area (SOA) of Figure 8 is the boundary that the load line may traverse without incurring damage to the MOSFET. The fundamental limits are the peak current, IDM and the breakdown voltage, V(BR)DSS. The switching SOA shown in Figure 8 is applicable for both turn-on and turn-off of the devices for switching times less than one microsecond. The power averaged over a complete switching cycle must be less than: Figure 9. Resistive Switching Time Variation versus Gate Resistance Figure 10. Thermal Response -TO-SOURCE OR DRAIN TO-SOURCE VOLTAGE (V Figure 12. Gate Charge versus Gate-to-Source Voltage ## Figure 13. Switching Test Circuit Figure 14. Switching Waveforms